Digital Circuits
Number System and Code Convertions
Marks 1Marks 2
Sequential Circuits
Marks 1Marks 2Marks 5Marks 8
Semiconductor Memories
Marks 1Marks 2
Logic Families
Marks 1Marks 2Marks 8
Analog to Digital and Digital to Analog Converters
Marks 1Marks 2
1
GATE ECE 2024
MCQ (Single Correct Answer)
+2
-1.33

A full scale sinusoidal signal is applied to a 10-bit ADC. The fundamental signal component in the ADC output has a normalized power of 1 W, and the total noise and distortion normalized power is 10 $\mu$W. The effective number of bits (rounded off to the nearest integer) of the ADC is _______.

A

7

B

8

C

9

D

10

2
GATE ECE 2022
Numerical
+2
-0

Consider the circuit shown with an ideal OPAMP. The output voltage V0 is __________ V (rounded off to two decimal places).

GATE ECE 2022 Digital Circuits - Analog to Digital and Digital to Analog Converters Question 5 English

Your input ____
3
GATE ECE 2016 Set 2
MCQ (Single Correct Answer)
+2
-0.6
In an N bit flash ADC, the analog voltage is fed simultaneously to 2N− 1 comparators. The output of the comparators is then encoded to a binary format using digital circuits. Assume that the analog voltage source Vin(whose output is being converted to digital format) has a source resistance of 75 Ω as shown in the circuit diagram below and the input capacitance of each comparator is 8 pF. The input must settle to an accuracy of 1/2 LSB even for a full scale input change for properconversion. Assume that the time taken by the thermometer to binary encoder is negligible. GATE ECE 2016 Set 2 Digital Circuits - Analog to Digital and Digital to Analog Converters Question 11 English If the flash ADC has 8 bit resolution, which one of the following alternatives is closest to the maximum sampling rate?
A
1 megasamples per second
B
6 megasamples per second
C
64 megasamples per second
D
256 megasamples per second
4
GATE ECE 2008
MCQ (Single Correct Answer)
+2
-0.6
In the following circuit, the comparator output is logic “I” if V1 > V2 and is logic “0” otherwise. The D/A conversion is done as per the relation $$${V_{DAC}} = \sum\limits_{n = 0}^3 {{2^{n - 1}}{b_n}\,\,} Volts,$$$ where b3(MSB), b2, b1 and b0 (LSB) are the counter outputs.

The counter starts from the clear state.

GATE ECE 2008 Digital Circuits - Analog to Digital and Digital to Analog Converters Question 7 English

The stable reading of the LED display is

A
06
B
07
C
12
D
13
GATE ECE Subjects
Signals and Systems
Network Theory
Control Systems
Digital Circuits
General Aptitude
Electronic Devices and VLSI
Analog Circuits
Engineering Mathematics
Microprocessors
Communications
Electromagnetics